ISSN:
1573-0727
Keywords:
multi-port memories
;
single-port memories
;
fault models
;
address decoder faults
;
march tests
;
fault coverage
;
read-only ports
;
write-only ports
Source:
Springer Online Journal Archives 1860-2000
Topics:
Electrical Engineering, Measurement and Control Technology
Notes:
Abstract A two-port memory contains two duplicated sets of address decoders, which operate independently. Testing such memories requires the use of single-port tests as well as special two-port tests; the test strategy determines which tests have to be used. Many two-port memories have ports which are read-only or write-only; this impacts the possible tests for single-port and two-port memories, as well as the test strategy. In this paper the effects of interference and shorts between the address decoders of the two ports on the fault modeling are investigated. Fault models and their tests are introduced. In addition, the consequences of the port restrictions (read-only or write-only ports) on the fault models and tests are discussed, together with the test strategy.
Type of Medium:
Electronic Resource
URL:
http://dx.doi.org/10.1023/A:1008320716847
Permalink